Part Number Hot Search : 
KBU1010G 34AT1 31006 R32501 12007 S2055AF BC807 EM9765
Product Description
Full Text Search
 

To Download WM8608EFTV Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  w wm8608 5 to 7.1 channel pwm controller wolfson microelectronics plc www.wolfsonmicro.com product preview, march 2004, rev 1.5 copyright ? 2004 wolfson microelectronics plc description the wm8608 comprises a high performance multi-channel pwm digital power amplifier controller. simply by adding appropriate power output stages a multi-channel power amplifier may be built. six identical full audio bandwidth channels, plus a reduced bandwidth sub channel are provided as pwm outputs, to drive 6 speakers plus sub. the pcm to pwm converter supports up to 7.1 channels of audio, in pcm input formats. these may be mixed down to 6.1 or 5.1 outputs, by mixing rear channel data into centre rear or surround speakers if required. if 5.1 channel data is input, the surround data may be processed internally to create a pseudo 6.1 signal with rear channel output. a graphic equaliser function is provided, plus selectable high frequency equalisation to suit different speaker types. independent volume control for each channel is provided. the wm8608 pwm controller is compatible with integrated switching output stages available from a number of vendors or alternatively may be used with a discrete output stage configuration and achieve similar levels of performance. a dynamic peak compressor with programmable attack and decay times is included, which allows headroom for tone control, bass management and extra digital gain to be provided, without clipping occurring. a synchroniser allows slaving to lrclk, thus making the wm8608 independent of source mclk frequency and jitter. the device is controlled via a 2/3 wire serial interface. the interface provides access to all features including channel selection, volume controls, mutes, de-emphasis and power management facilities. the device is supplied in a 48-pin tqfp package. features ? multi-channel pwm audio amplifier controller ? supports stereo, 5.1, 6.1 or 7.1 inputs ? supports 2.1, 5.1 or 6.1 outputs with optional rear centre channel generation ? pwm audio performance with typical output stage ? 100db snr (?a? weighted @ 48khz) ? 0.01% thd @ 1watt ? 0.1% thd @ 30watt ? integrated bass management support with adjustable filter ? integrated 4-band graphic equaliser for 3 front channels ? adjustable output stage filter compensation for different speakers ? volume control on each 6.1 channel +24db to -103.5db in 0.5db steps, with volume ramping and auto-mute functions ? programmable dynamic peak compressor avoids clipping even at high volume settings ? internal pll and optional crystal oscillator, supporting audio and mpeg standards ? 2/3-wire mpu serial control interface ? master or slave clocking mode ? programmable audio data interface modes ? i 2 s, left, right justified or dsp ? 16/20/24/32 bit word lengths ? de-emphasis support for stereo ? selectable cmos or lvds digital outputs applications ? surround sound av processors and hi-fi systems ? automotive audio ? dvd receivers
wm8608 product preview w pp rev 1.5 march 2004 2 table of contents description .......................................................................................................1 features.............................................................................................................1 applications .....................................................................................................1 table of contents .........................................................................................2 pin configuration...........................................................................................4 ordering information ..................................................................................4 absolute maximum ratings.........................................................................6 electrical characteristics ......................................................................7 terminology .....................................................................................................8 power consumption ......................................................................................8 signal timing requirements .......................................................................9 power supply.......................................................................................................... 9 master clock timing ............................................................................................. 9 audio interface timing ? master mode ........................................................ 10 audio interface timing ? slave mode............................................................ 11 control interface timing ? 3-wire mode .................................................... 12 control interface timing ? 2-wire mode .................................................... 13 pwm output timing .............................................................................................. 14 device description .......................................................................................15 introduction ......................................................................................................... 15 signal path............................................................................................................. 15 digital audio interface ..................................................................................... 16 audio interface control.................................................................................. 20 master clock and audio sample rates........................................................ 21 synchroniser........................................................................................................ 24 control interface operation ........................................................................ 25 input processor .................................................................................................. 26 bass management................................................................................................. 29 graphic equaliser............................................................................................... 31 digital deemphasis .............................................................................................. 33 digital volume control .................................................................................... 33 soft mute and auto-mute ................................................................................. 36 dynamic peak compressor ............................................................................... 37 interpolation filters ........................................................................................ 41 pcm to pwm converter ..................................................................................... 42 standby, output disable and reset modes ................................................ 45 external power supply clock ....................................................................... 46 register map...................................................................................................47 filter responses ................................................................................................. 48 digital de-emphasis characteristics........................................................... 49
product preview wm8608 w pp rev 1.5 march 2004 3 application notes ........................................................................................50 start-up .................................................................................................................. 50 power supply connections............................................................................. 51 applications information .........................................................................52 recommended external components .......................................................... 52 recommended external components values ........................................... 52 package dimensions ....................................................................................53 important notice ..........................................................................................54 address: .................................................................................................................. 54
wm8608 product preview w pp rev 1.5 march 2004 4 pin configuration top view lrclk dinrear dinfront dinc_lfe dinsrnd mclk bclk mode opdis opsln bgnd dgnd dvdd xop xin 13 sclk 14 sdin 15 csb 16 pwmclkn 17 bvdd 18 opfrn 19 opfrp 20 bgnd 21 opsrn 22 opsrp 23 bvdd 24 25 26 27 28 29 30 31 32 33 34 35 36 bvdd bgnd bvdd oprcn clkpsu agnd oprcp opswn opswp opfcn opfcp 37 38 39 40 41 42 43 44 45 46 47 1 opslp bgnd opfln opflp bvdd eapdb test pwmclkp test avdd agnd 23 10 9 8 7 6 5 412 11 ordering information device temp range package moisture level sensitivity peak soldering temp wm8608eft/v -25 to + 85 c tqfp 48 7x7mm msl2 240c wm8608eft/rv -25 to + 85 c tqfp 48 7x7mm (tape and reel) msl2 240c wm8608seft/v -25 to + 85 c tqfp 48 7x7mm (lead free) msl2 260c wm8608seft/rv -25 to + 85 c tqfp 48 7x7mm (lead free, tape and reel) msl2 260c note: reel quantity = 2,200
product preview wm8608 w pp rev 1.5 march 2004 5 pin description pin name type description 1 xop digital output crystal oscillator output connection 2 xin digital input crystal oscillator input connection (may be left unconnected in slave mode) 3 dgnd supply digital negative supply 4 mclk digital input/output master clock; 256, 384, 512 fs (fs = word clock frequency) or 27mhz 5 dvdd supply digital positive supply 6 dinfront digital input front channel data input 7 dinsrnd digital input surround channel data input 8 dinc_lfe digital input centre and surround channel data input 9 dinrear digital input rear channel data for 6.1 and 7.1 inputs 10 lrclk digital input/output left/right word clock 11 bclk digital io audio interface bit clock 12 opdis digital input p.d. output disable 13 mode digital input p.d. 2/3 wire control interface mode 14 sclk digital input serial interface clock 15 sdin digital input/output serial interface data 16 csb digital input serial interface load signal 17 eapdb digital output external output stage power down 18 bvdd supply pwm output buffer positive supply 19 opswn digital output pwm output negative subwoofer channel 20 opswp digital output pwm output positive subwoofer channel 21 bgnd supply pwm output buffer ground supply 22 oprcn digital output pwm output negative rear centre (left) channel 23 oprcp digital output pwm output positive rear centre (left) channel 24 bvdd supply pwm output buffer positive supply 25 agnd supply analogue negative supply 26 clkpsu digital output clock for external psu 27 bgnd supply pwm output buffer ground supply 28 opsrn digital output pwm output negative surround right channel 29 opsrp digital output pwm output positive surround right channel 30 bvdd supply pwm output buffer positive supply 31 opsln digital output pwm output negative surround left channel 32 opslp digital output pwm output positive surround left channel 33 bgnd supply pwm output buffer ground supply 34 opfcn digital output pwm output negative front centre channel 35 opfcp digital output pwm output positive front centre channel 36 bvdd supply pwm output buffer positive supply 37 opfrn digital output pwm output negative front right channel 38 opfrp digital output pwm output positive front right channel 39 bgnd supply pwm output buffer ground supply 40 opfln digital output pwm output negative front left channel 41 opflp digital output pwm output positive front left channel 42 bvdd supply pwm output buffer positive supply 43 pwmclkn digital output pwm clock negative 44 pwmclkp digital output pwm clock positive 45 nc not connected do not connect 46 nc not connected do not connect 47 avdd analogue supply analogue positive supply 48 agnd analogue supply analogue negative supply notes : digital input pins have schmitt trigger input buffers. pins marked ?p.u.? or ?p.d.? have internal pull-up or pull down.
wm8608 product preview w pp rev 1.5 march 2004 6 absolute maximum ratings absolute maximum ratings are stress ratings only. permanent damage to the device may be caused by continuously operating at or beyond these limits. device functional operating limits and guaranteed performance specifications are given under electrical characteristics at the test conditions specified. esd sensitive device. this device is manufactured on a cmos process. it is therefore generically susceptible to damage from excessive static voltages. proper esd precautions must be taken during handling and storage of this device. wolfson tests its package types according to ipc/jedec j-std-020b for moisture sensitivity to determine acceptable storage conditions prior to surface mount assembly. these levels are: msl1 = unlimited floor life at <30 c / 85% relative humidity. not normally stored in moisture barrier bag. msl2 = out of bag storage for 1 year at <30 c / 60% relative humidity. supplied in moisture barrier bag. msl3 = out of bag storage for 168 hours at <30 c / 60% relative humidity. supplied in moisture barrier bag. the moisture sensitivity level for each package type is specified in ordering information. condition min max analogue supply voltage (avdd) -0.3v +5v digital supply voltage (dvdd) -0.3v +5v pwm output buffer supply voltage (bvdd) -0.3v +5v voltage range inputs dgnd -0.3v dvdd +0.3v master clock frequency 10mhz 50mhz operating temperature range, t a -20 c +85 c storage temperature -65 c +150 c notes: 1. gnd power supplies (i.e. agnd, dgnd, and bgnd) must always be within 0.3v of each other. 2. vdd power supplies (i.e. avdd, dvdd, and bvdd) must always be within 0.3v of each other. recommended operating conditions parameter symbol test conditions min typ max unit analogue supply range avdd 2.7 3.6 v digital supply range dvdd 2.7 3.6 v pwm output buffer supply bvdd 2.7 3.6 v ground agnd, dgnd, bgnd 0 v
product preview wm8608 w pp rev 1.5 march 2004 7 electrical characteristics test conditions avdd, bvdd, dvdd = 2.7 to 3.3v, agnd, dgnd, bgnd = 0v, t a = -20 to +85 o c, fs = 44.1khz/48khz, mclk = 256fs unless stated. parameter symbol test conditions min typ max unit input capacitance c i 3 4 pf input leakage i leak 0.1 0.5 a oscillator input xin low level vx il 0 0.44 v input xin high level vx ih 0.77 avdd v input xin capacitance c xi 4 5 pf input xin leakage ix leak 0.10 0.11 0.13 ma output xop low vx ol 15pf load capacitors 0.1 0.4 0.5 v output xop high vx oh 15pf load capacitors 1.2 1.3 1.4 v digital logic levels (cmos levels) input low level v il 0.3 x dvdd v input high level v ih 0.7 x dvdd v pull-up/pull-down resistance 100 200 400 k ? output low v ol i ol =+1ma 0.1 x dvdd v output high v oh i ol =-1ma 0.9 x dvdd v digital logic levels (lvds levels) output differential voltage v od r t =100 ? 200 350 500 mv offset voltage v os r t =100 ? 0.95 1.25 1.4 v termination load r t 20pf load 100 ? pcm to pwm converter digital snr fl, fr, fc, sl, sr, rc 105 db typical snr with output stage (a-weighted) fl, fr, fc, sl, sr, rc 100 db typical dynamic range with output stage fl, fr, fc, sl, sr, rc 100 db digital thd+n at 0dbfs fl, fr, fc, sl, sr, rc 0.001 % typical thd+n at 30watt with output stage fl, fr, fc, sl, sr, rc 0.1 % typical thd+n at 1watt with typical output stage fl, fr, fc, sl, sr, rc 0.01 % typical imd (ccif ? 19/20khz) fl, fr, fc, sl, sr, rc -70 dbfs typical imd (smpte ? 60hz/7khz) fl, fr, fc, sl, sr, rc -70 dbfs pcm to pwm converter digital snr subwoofer 5 105 db typical snr with output stage (a-weighted) subwoofer 5 100 db typical dynamic range with output stage subwoofer 5 100 db digital thd+n at 0dbfs subwoofer 5 0.001 % typical thd+n at 30watt with output stage subwoofer 5 0.1 % typical thd+n at 1watt with typical output stage subwoofer 5 0.01 % typical imd (ccif ? 19/20khz) subwoofer 5 -70 dbfs typical imd (smpte ? 60hz/7khz) subwoofer 5 -70 dbfs
wm8608 product preview w pp rev 1.5 march 2004 8 test conditions avdd, bvdd, dvdd = 2.7 to 3.3v, agnd, dgnd, bgnd = 0v, t a = -20 to +85 o c, fs = 44.1khz/48khz, mclk = 256fs unless stated. parameter symbol test conditions min typ max unit pwm buffer drive strength i source cmos 25 4 ma i sink 20pf load 25 4 ma fs = 44.1khz 352.8 khz pwm pulse repetition rate f pwm fs = 48khz 384 khz notes: 1. ratio of output level with 1khz full scale input, to the output level with all zeros into the digital input, measured ?a? weighted over a 20hz to 20khz bandwidth. 2. all performance measurements done with 20khz aes17 low pass filter, except where noted an a-weight filter is used. failure to use such a filter will result in higher thd+n and lower snr and dynamic range readings than are found in the electrical characteristics. the low pass filter removes out of band noise; although it is not audible it may affect dynamic specification values. 3. parameter guaranteed by design. 4. validated using the following filter parameter symbol test conditions min typ max unit filter stopband -3db 1.00 khz note : a third order differential rc filter has been used terminology 1. signal-to-noise ratio (db) - snr is a measure of the difference in level between the full scale output and the output with no signal applied. 2. dynamic range (db) - dnr is a measure of the difference between the highest and lowest portions of a signal. normally a thd+n measurement at 60db below full scale. the measured signal is then corrected by adding the 60db to it (e.g. thd+n @ -60db= -32db, dr= 92db). 3. thd+n (db) - thd+n is a ratio, of the rms values, of (noise + distortion)/signal. power consumption typical supply currents [ma] total current [ma] total power [mw] i bvdd mode description i avdd i dvdd cmos lvds cmos lvds cmos lvds avdd, dvdd, bvdd = 3.3v off 0 0 0 0 0 0 0 0 standby 0.02 0.28 0 0 0.30 0.30 0.99 0.99 mute 1.76 27.2 7.55 29.0 36.5 58.0 121 191 stereo 1.76 27.7 7.55 29.0 37.0 58.5 122 193 5.1 1.76 28.1 7.55 29.0 37.5 58.9 124 194 6.1 1.76 29.6 7.55 29.0 38.9 60.3 128 199 7.1 1.72 29.9 7.55 29.0 39.2 60.6 129 200 table 1 supply current consumption notes: 1. t a = +25 o c, slave mode, fs = 48khz, mclk = 27 khz, 24-bit data 2. all figures are khz 1khz input sine wave @ 0db.
product preview wm8608 w pp rev 1.5 march 2004 9 signal timing requirements power supply test conditions agnd, dgnd, bgdn = 0v, t a = +25 c parameter symbol min typ max unit power supply timing information avdd: rise time 10% to 90% avdd t ar 0.2 50 ms dvdd: rise time 10% to 90% dvdd t dr 0.2 50 ms bvdd: rise time 10% to 90% bvdd t br 0.2 50 ms table 2 power supply timing requirements master clock timing mclk t mclky figure 1 master clock timing requirements test conditions avdd, dvdd, bvdd = 3.3v, agnd, dgnd, bgdn = 0v, t a = +25 c parameter symbol min typ max unit system clock timing information mclk system clock cycle time t mclky 20 100 ns mclk duty cycle 40:60 60:40 % mclk period jitter 200 ps mclk rise/fall times 10% to 90% avdd 3 ns table 3 master clock timing requirements
wm8608 product preview w pp rev 1.5 march 2004 10 audio interface timing ? master mode bclk (output) lrclk (output) t dl dinfront dinsrnd dinc_lfe dinrear t dht t dst figure 2 digital audio data timing ? master mode (see control interface) test conditions avdd, dvdd, bvdd = 3.3v, agnd, dgnd, bgdn = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit audio data input timing information lrclk propagation delay from bclk falling edge t dl 10 ns dinfront, dinsrnd, dinc_lfe and dinrear setup time to bclk rising edge t dst 10 ns dinfront, dinsrnd, dinc_lfe and dinrear hold time from bclk rising edge t dht 10 ns table 4 audio interface timing ? master mode
product preview wm8608 w pp rev 1.5 march 2004 11 audio interface timing ? slave mode bclk lrclk t bch t bcl t bcy dinfront dinsrnd dinc_lfe dinrear t lrsu t ds t lrh t dh figure 3 digital audio data timing ? slave mode test conditions avdd, dvdd, bvdd = 3.3v, agnd, dgnd, bgnd = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit audio data input timing information bclk cycle time t bcy 50 ns bclk pulse width high t bch 20 ns bclk pulse width low t bcl 20 ns bclk rise/fall times 5 ns lrclk set-up time to bclk rising edge t lrsu 10 ns lrclk hold time from bclk rising edge t lrh 10 ns lrclk rise/fall times 5 ns dinfront, dinsrnd, dinc_lfe and dinrear hold time from bclk rising edge t dh 10 ns table 5 audio interface timing ? slave mode note: bclk period should always be greater than or equal to mclk period.
wm8608 product preview w pp rev 1.5 march 2004 12 control interface timing ? 3-wire mode csb sclk sdin t csl t dho t dsu t csh t scy t sch t scl t scs lsb t css figure 4 control interface timing ? 3-wire serial control mode test conditions avdd, dvdd, bvdd = 3.3v, agnd, dgnd, bgnd = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit program register input information sclk rising edge to csb rising edge t scs 60 ns sclk pulse cycle time t scy 80 ns sclk pulse width low t scl 30 ns sclk pulse width high t sch 30 ns sdin to sclk set-up time t dsu 20 ns sclk to sdin hold time t dho 20 ns csb pulse width low t csl 20 ns csb pulse width high t csh 20 ns csb rising to sclk rising t css 20 ns pulse width of spikes that will be suppressed t ps 2 8 ns table 6 control interface timing ? 3-wire serial control mode
product preview wm8608 w pp rev 1.5 march 2004 13 control interface timing ? 2-wire mode sdin sclk t 3 t 1 t 6 t 2 t 7 t 5 t 4 t 3 t 8 t 10 figure 5 control interface timing ? 2-wire serial control mode test conditions avdd, dvdd, bvdd = 3.3v, agnd, dgnd, bgnd = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit program register input information sclk frequency 400 khz sclk low pulse-width t 1 600 ns sclk high pulse-width t 2 1.3 us hold time (start condition) t 3 600 ns setup time (start condition) t 4 600 ns data setup time t 5 100 ns sdin, sclk rise time t 6 300 ns sdin, sclk fall time t 7 300 ns setup time (stop condition) t 8 600 ns data hold time t 9 900 ns pulse width of spikes that will be suppressed t ps 2 8 ns table 7 control interface timing ? 2-wire serial control mode
wm8608 product preview w pp rev 1.5 march 2004 14 pwm output timing opxxx t pwmh t pwml t pwmcy figure 6 pwm output timing test conditions avdd, dvdd, bvdd = 2.7 to 3.3v, agnd, dgnd, bgnd = 0v, t a = -20 to +85 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol/note min typ max unit program register input information pwm frequency t pwmcy 384 khz pwm low pulse-width t pwml 122 ns pwm high pulse-width t pwmh 122 ns lvds mode pwm rise time 1 20pf load 1.5 1.8 2.0 ns pwm fall time 1 20pf load 1.7 2.0 2.2 ns cmos mode pwm rise time 1 20pf load 1.5 2.3 ns pwm fall time 1 20pf load 1.5 2.3 ns table 8 pwm interface timing note: 1. parameter guaranteed by design
product preview wm8608 w pp rev 1.5 march 2004 15 device description introduction the wm8608 is a high-performance multi-channel pulse-width modulation (pwm) digital power amplifier controller. the device accepts up to 7.1 channels of audio in pcm input format, and outputs six pwm full-bandwidth channels, plus a pwm sub-woofer channel. the outputs are suitable for directly driving integrated switching output stages available from a number of vendors. the device is also compatible with discrete mosfet output stages. in both cases, wolfson microelectronics offer reference designs for complete pwm digital power amplifiers, providing high-performance low-cost solutions ideal for surround sound av processors and dvd receivers. the wm8608 has a configurable input processor which accepts either stereo, 5.1, 6.1 or 7.1 channels of pcm audio and outputs stereo, 2.1, 5.1 or 6.1 outputs. this is done by mixing rear channel data into centre rear or surround output channels, as required. if 5.1 channel data is input, the surround data may be processed to create the rear-centre output. the device has a bass management function, which has low-pass and high-pass filters for feeding the sub channel and main output channels. it also provides selectable boost for the lfe channel. each channel can be configured to drive either ?large? full-range speakers or ?small? satellite speakers with limited bass capability. a tone control function is provided, plus selectable high frequency equalisation to compensate for different loudspeaker characteristics. independent volume control is provided for all channels, with comprehensive mute features. a dynamic peak compressor with programmable attack and decay times is included, which allows headroom for tone control, bass management and extra digital gain to be provided, without clipping occurring. the device is controlled via a 2/3 wire serial interface. the interface provides access to all features including channel selection, volume controls, mute, de-emphasis and power management facilities. signal path the wm8606 receives digital input data via an 8-channel digital audio interface. the data is processed in turn by the input processor, bass management and equalisation, volume control and dynamic peak compressors, interpolation filters, and pcm-pwm converters, as shown in figure 7. the pwm signals are output via selectable lvds/cmos drivers. figure 7 signal processing block diagram volume control / dynamic peak compressors pcm - pwm converter interpolation filters input processor bass management and equalisation cmos / lvds output 8 channel input
wm8608 product preview w pp rev 1.5 march 2004 16 parameter group delay unit fs=48khz unit fl/fr/fc/sl/sr/rc channel 47 samples 1.0 ms sub channel 22 samples 0.5 ms table 9 signal path group delay key: fl = front-left, fr = front-right, fc = front-centre, sl = surround-left, sr = surround-right, rl = surround-left, rr = surround-right, rc = surround-centre, sub = subwoofer note: the shorter delay on the sub channel will not significantly affect audio performance. (it is equivalent to moving the subwoofer forwards by about 15cm.) digital audio interface the digital audio interface is used for inputting audio data into the wm8608. it uses five pins: ? dinfront: front l+r channel data input ? dinsrnd: surround l+r channel data input ? dinc_lfe: front centre (l) and lfe (r) channel data input ? dinrear: rear l+r channel data input ? lrclk: data alignment clock ? bclk: bit clock, for synchronisation the clock signals bclk and lrclk can be outputs when the wm8608 operates as a master, or inputs when it is a slave (see master and salve mode operation, below). master and slave mode operation the wm8608 can be configured as either a master or slave mode device. as a master device the wm8608 generates bclk and lrclk and thus controls sequencing of the data transfer on the data channels. in slave mode, the wm8608 receives data and clock signals over the digital audio interface. the mode can be selected by writing to the ms bit (see table 23). master and slave modes are illustrated below. bclk lrclk dinfront wm8608 pwm contoller dsp decoder dinsrnd dinrear dinc_lfe bclk lrclk dinfront wm8608 pwm contoller dsp decoder dinsrnd dinrear dinc_lfe master mode slave mode figure 8 operation mode audio data formats in left justified mode, the msb is available on the first rising edge of bclk following a lrclk audio data is applied to the internal filters via the digital audio interface. 5 popular interface formats are supported: ? left justified mode ? right justified mode ? i 2 s mode ? dsp mode a ? dsp mode b all 5 formats send the msb first and support word lengths of 16, 20, 24 and 32 bits. except that 32 bit data is not supported in right justified mode. dinfront, dinsrnd, dinc_lfe, dinrear and lrclk are sampled on the rising, or falling edge of bclk. in left justified, right justified and i 2 s modes the digital audio interface receives data on the dinfront, dinsrnd, dinc_lfe and dinrear inputs. audio data for each stereo channel is time
product preview wm8608 w pp rev 1.5 march 2004 17 multiplexed with lrclk indicating whether the left or right channel is present. lrclk is also used as a timing reference to indicate the beginning or end of the data words. in left justified, right justified and i 2 s modes, the minimum number of bclks per daclrc period is 2 times the selected word length. lrclk must be high for a minimum of word length bclks and low for a minimum of word length bclks. any mark to space ratio on lrclk is acceptable provided the above requirements are met. in dsp mode a or b, all channels are time multiplexed onto dinfront. lrclk is used as a frame sync signal to identify the msb of the first word. the minimum number of bclks per lrclk period is 8 times the selected word length. any mark to space ratio is acceptable on lrclk provided the rising edge is correctly positioned (see figure 9, figure 10 and figure 11). left justified mode in left justified mode, the msb is sampled on the first rising edge of bclk following a lrclk transition. lrclk is high during the left samples and low during the right samples. left channel right channel lrclk bclk dinfront dinsrnd dinc_lfe dinrear 1/fs n 3 2 1 n-2 n-1 lsb msb n 3 2 1 n-2 n-1 lsb msb figure 9 left justified mode timing diagram right justified mode in right justified mode, the lsb is sampled on the rising edge of bclk preceding a lrclk transition. lrclk is high during the left samples and low during the right samples. left channel right channel lrclk bclk dinfront dinsrnd dinc_lfe dinrear 1/fs n 3 2 1 n-2 n-1 lsb msb n 3 2 1 n-2 n-1 lsb msb figure 10 right justified mode timing diagram
wm8608 product preview w pp rev 1.5 march 2004 18 i 2 s mode in i 2 s mode, the msb is sampled on the second rising edge of bclk following a lrclk transition. lrclk is low during the left samples and high during the right samples. left channel right channel lrclk bclk dinfront dinsrnd dinc_lfe dinrear 1/fs n 3 2 1 n-2 n-1 lsb msb n 3 2 1 n-2 n-1 lsb msb 1 bclk 1 bclk figure 11 i 2 s mode timing diagram dsp mode a and b in dsp mode, the front left (fl) channel msb is available on either the 1 st (mode b) or 2 nd (mode a) rising edge of bclk (selectable by lrp) following a rising edge of lrclk. right channel data immediately follows left channel data. depending on word length, bclk frequency and sample rate, there may be unused bclk cycles between the lsb of the right channel data and the next sample. lrclk bck dinfront input word length (iwl) 1/fs dinfront left n 2 1 n-1 lsb msb n 2 1 n-1 dinfront right 2 1 dinsrnd left n n-1 dinrear right no valid data 1 bclk 1 bclk figure 12 dsp mode a timing diagram lrclk bck dinfront input word length (iwl) 1/fs dinfront left n 2 1 n-1 lsb msb n 2 1 n-1 dinfront right 2 1 dinsrnd left n n-1 dinrear right no valid data 1 figure 13 dsp mode b timing diagram
product preview wm8608 w pp rev 1.5 march 2004 19 in both dsp modes a and b, dinfront left is always sent first, followed immediately by data words for the other channels. no bclk edges are allowed between the data words. mode input format (order) supported modes stereo fl, fr 5.1 fl, fr, sl, sr, fc, lfe 6.1 fl, fr, sl, sr, fc, lfe, rc 7.1 fl, fr, sl, sr, fc, lfe, rl, rr restrictions apply for audio sample rates (fs) of 176.4 and 192khz, e.g. fs = mclk/192; maximal input word length = 24 bits, or fs = 192khz, mclk = 27 mhz; maximal input word length = 16 bits (see also table 14). table 10 dsp mode input format key: fl = front-left, fr = front-right, fc = front-centre, sl = surround-left, sr = surround-right, rl = surround-left, rr = surround-right, rc = surround-centre, lfe = low frequency effects
wm8608 product preview w pp rev 1.5 march 2004 20 audio interface control the register bits controlling audio format, word length and master/slave mode are summarised below. ms selects audio interface operation in master or slave mode. in master mode bclk and lrclk are outputs and the frequency of lrclk is set by the sample rate control bits sr[3:0]. in slave mode bclk and lrclk are inputs (refer to table 12 for sample rate control in this case). register address bit label default description 8 bclkinv 0 bclk invert bit (for master and slave modes) 0 = bclk not inverted 1 = bclk inverted 7 ms 0 master / slave mode control 1 = enable master mode 0 = enable slave mode 6 lrswap 0 left/right channel swap 1 = swap left and right data in audio interface 0 = output left and right data as normal 5 subswp 0 front centre ? lfe channel swap 1 = front centre right and lfe left 0 = front centre left and lfe right right, left and i 2 s modes ? lrclk polarity 1 = invert lrclk polarity 0 = normal lrclk polarity (as show in e.g. figure 12) 4 lrp 0 dsp mode ? a/b select 1 = msb is available on 1st bclk rising edge after lrc rising edge (mode b) 0 = msb is available on 2nd bclk rising edge after lrc rising edge (mode a) 3:2 wl[1:0] 10 audio data word length 11 = 32 bits (see note) 10 = 24 bits 01 = 20 bits 00 = 16 bits r2 (02h) audio if format 1:0 format[1:0] 10 audio data format select 11 = dsp mode 10 = i 2 s format 01 = left justified 00 = right justified table 11 audio data format control notes: 1. right justified mode does not support 32-bit data. 2. lrswap does not affect the polarity of subswp, the left-right controlling of dinc_lfe is separate from the other channels.
product preview wm8608 w pp rev 1.5 march 2004 21 master clock and audio sample rates the wm8608 supports a wide range of master clock frequencies on the mclk pin, and can generate many commonly used audio sample rates directly from the master clock. (see table 14 for details.) register address bit label default description 0 cmast 1 master clock mode 0 = mclk input 1 = xin input 1 mpeg 1 mpeg mode 0 = see table 14 1 = mclk is 27mhz 2 medge 0 master clock active edge 0 = positive edge 1 = negative edge r0 (00h) clocking 3 clkdiv2 0 master clock divide by 2 1 = mclk is divided by 2 0 = mclk is not divided table 12 clocking and sample rate control (1) if the wm8608 is running in mpeg mode (i.e. f xin = 27mhz) the sample can be detected automatically if the srdet bit is set. in this case, the sr bits do not need programming. register address bit label default description 3:0 sr [3:0] 0000 sample rate control. refer to table 14. r1 (01h) sample rate 4 srdet 1 sample rate detect 1 = enabled (in mpeg mode only) 0 = disabled table 13 clocking and sample rate control (2) the clocking of the wm8608 is controlled using the clkdiv2 and sr control bits. setting the clkdiv2 bit divides mclk by two internally. each value of sr[3:0] selects one combination of mclk division ratios and hence one combination of sample rates (see next page). since all sample rates are generated by dividing mclk, their accuracy depends on the accuracy of mclk. if mclk changes the sample rates change proportionally.
wm8608 product preview w pp rev 1.5 march 2004 22 mclk / xin audio sample rate sr [3:0] (mpeg = 0) clkdiv2=0 clkdiv2=1 [mhz] [mhz] [khz] 32 (mclk/384) 0001 12.288 24.576 48 (mclk/256) 0000 96 (mclk/256) 0011 24.576 49.152 192 (mclk/128) 0010 11.2896 22.5792 44.1 (mclk/256) 0100 88.2 (mclk/256) 0111 22.5792 45.1584 176.4 (mclk/128) 0110 32 (mclk/512) 1001 18.432 36.864 48 (mclk/384) 1000 96 (mclk/384) 1011 36.864 not supported 192 (mclk/192) 1010 16.9344 33.8688 44.1 (mclk/384) 1100 88.2 (mclk/384) 1111 33.8688 not supported 176.4 (mclk/192) 1110 (mpeg = 1) 32 0001 44.1 0100 48 0000 88.2 0111 96 0011 176.4 0110 27.000 not supported 192 0010 table 14 master clock and sample rates the following figure 14, figure 15, figure 16 and figure 17 illustrate the different clocking and audio if modes. figure 14 clock and audio if: clock master / audio if slave (default)
product preview wm8608 w pp rev 1.5 march 2004 23 figure 15 clock and audio if: clock master / audio if master figure 16 clock and audio if: clock slave / audio if slave figure 17 clock and audio if: clock slave / audio if master
wm8608 product preview w pp rev 1.5 march 2004 24 synchroniser the wm8608 contains a synchroniser circuit to support the synchronisation of an external lrclk to the local lrclk. this mode is only supported in mpeg mode. the specification of the synchroniser circuit is: test conditions avdd, dvdd, bvdd = 3.3v, agnd, dgnd, bgnd = 0v, t a = +25 o c, f xin = 27mhz, slave mode, fs = 48khz, 24-bit data, unless otherwise stated. parameter symbol min typ max unit lock time t lock <1 2 s lrclk frequency offset f offlrclk 1000 10?000 ppm f s 0.2 ppm/s lrclk drift in lock drift lrclk 6 hz table 15 synchroniser specification register address bit label default description 0 syncen 1 synchroniser enable 0: disable 1: enable (in mpeg mode only) 2:1 gmin[1:0] 10 minimum synchroniser gain 00: minimum gain = 2 0 01: minimum gain = 2 1 10: minimum gain = 2 2 11: minimum gain = 2 3 4:3 gmax[1:0] 10 maximum synchroniser gain 00: maximum gain = 2 8 01: maximum gain = 2 10 10: maximum gain = 2 12 11: maximum gain = 2 14 r32 (20h) synchroniser (1) 5 hold 0 hold synchroniser (and sr detect) 1 : synchroniser in hold mode table 16 synchroniser (1) register address bit label default description r33 (21h) synchroniser (2) 2:0 synto[2:0] 100 synchroniser gain time-out 000: 0.2 ms 001: 0.5 ms 010: 1 ms 011: 2 ms 100: 5 ms (default) 101: 10 ms 110: 20 ms 111: 50 ms table 17 synchroniser (2) the next table illustrates recommendation for the synchroniser loop gain g (see also table 16) and time-out time (table 17) with respect to the lrclk frequency and the resulting synchroniser lock time.
product preview wm8608 w pp rev 1.5 march 2004 25 g f offlrclk [ppm] max min gain time-out [ms] 100 2 8 2 0 ~1 1000 2 10 2 0 ~4 10?000 2 10 2 0 ~20 table 18 synchroniser setup and locking note: the synchroniser requires a continuously running lrclk. if that is not the case the hold signal has to be applied to avoid the synchronizer drifting. control interface operation selection of control mode the wm8608 is controlled by writing to registers through a serial control interface. a control word consists of 16 bits. the first 7 bits (b15 to b9) are address bits that select which control register is accessed. the remaining 9 bits (b8 to b0) are register bits, corresponding to the 9 bits in each control register. the control interface can operate as either a 3-wire or 2-wire mpu interface. the mode pin selects the interface format. an internal pull-down resistor configures the control interface to a default 2 wire format. mode interface format low 2 wire (default) high 3 wire table 19 control interface mode selection the wm8606 control interface operates as a slave device only. 3-wire (spi compatible) serial control mode the wm8608 is controlled using a 3-wire serial interface. sdin is used for the program data, sclk is used to clock in the program data and csb is use to latch in the program data. the 3-wire interface protocol is shown in figure 13. csb sclk sdin b15 b6 b7 b8 b9 b10 b11 b12 b13 b14 b1 b2 b3 b4 b5 b0 figure 18 3-wire serial interface the bits b[15:9] are control address bits and the bits b[8:0] are control data bits 2-wire serial control mode the wm8608 supports software control via a 2-wire serial bus. many devices can be controlled by the same bus, and each device has a unique 7-bit address (this is not the same as the 7-bit address of each register in the wm8608). the controller indicates the start of data transfer with a high to low transition on sdin while sclk remains high. this indicates that a device address and data will follow. all devices on the 2-wire bus respond to the start condition and shift in the next eight bits on sdin (7-bit address + read/write bit, msb first). if the device address received matches the address of the wm8608 and the r/w bit is ?0?, indicating a write, then the wm8608 responds by pulling sdin low on the next clock pulse (ack). if the address is not recognised or the r/w bit is ?1?, the wm8608 returns to the idle condition and wait for a new start condition and valid address.
wm8608 product preview w pp rev 1.5 march 2004 26 once the wm8608 has acknowledged a correct address, the controller sends the first byte of control data (b15 to b8, i.e. the wm8608 register address plus the first bit of register data). the wm8608 then acknowledges the first data byte by pulling sdin low for one clock pulse. the controller then sends the second byte of control data (b7 to b0, i.e. the remaining 8 bits of register data), and the wm8608 acknowledges again by pulling sdin low. the transfer of data is complete when there is a low to high transition on sdin while sclk is high. after receiving a complete address and data sequence the wm8608 returns to the idle state and waits for another start condition. if a start or stop condition is detected out of sequence at any point during data transfer (i.e. sdin changes while sclk is high), the device jumps to the idle condition. sdin sclk register address and 1st register data bit device address (7 bits) rd / wr bit ack (low) control byte 1 (bits 15 to 8) control byte 1 (bits 7 to 0) remaining 8 bits of register data stop start ack (low) ack (low) figure 18 2-wire serial control interface the wm8608 has two possible device addresses, which can be selected using the csb pin. csb state device address low 0011010 high 0011011 table 20 2-wire mpu interface address selection input processor the wm8608 supports the production of 2.1, 5.1 and 6.1 outputs from stereo, 5.1, 6.1 and 7.1 inputs according to table 21 and table 22. input configurations config fl in fr in sl in sr in rl/rc in rr/rc in fc in lfe in stereo   5.1       6.1      or    7.1         table 21 input configuration the rc channel is accepted either in the rl or rr input, or alternatively in both rl and rr inputs. register control bit rccfg (table 23) determines which option is used. output configurations config fl out fr out sl out sr out fc out rc out sub out stereo   2.1    5.1       6.1        table 22 output configuration by default the subwoofer channel is directed to the sub output, which is a lower bandwidth channel operating at half the pwm frequency of the other channels. optionally, the subwoofer channel can be redirected to the rc channel at the full bandwidth.
product preview wm8608 w pp rev 1.5 march 2004 27 register address bit label default description 1:0 ipcfg[1:0] 01 input configuration 00 = stereo 01 = 5.1 10 = 6.1 11 = 7.1 2 rccfg 0 rear-centre input channel configuration 0 = rear-centre input in left channel 1 = rear-centre input in right channel (only applicable when operating in 6.1 input mode.) 4:3 opcfg[1:0] 11 output configuration 00 = stereo 01 = 2.1 10 = 5.1 11 = 6.1 r3 (03h) input/output configuration 5 subcfg 0 subwoofer channel configuration 0 = subwoofer output on sub 1 = subwoofer output on rc (only applicable when operating in 2.1 or 5.1 output mode.) table 23 input and output configuration register a typical speaker configuration is illustrated in figure 19. fl fc fr sl sr sub rc figure 19 loudspeaker configuration for 6.1 output the wm8608 also supports stereo input ? stereo output via the bass management filtering options, as discussed in bass management (page 29). in this case, the output configuration is set to 2.1. where there are a different number of input and output channels, the data is processed as follows. refer to the section on bass management (page 29) for details on how the sub-channel is created.
wm8608 product preview w pp rev 1.5 march 2004 28 stereo input ? stereo output the front-left and front-right inputs are passed to the front-left and front-right outputs. all other channels are muted. stereo input ? 2.1 output the front-left and front-right inputs are passed to the front-left and front-right outputs. the low- frequency contents of the front inputs, may be optionally mixed and passed to the sub output. the surround, front centre and rear centre channel outputs are muted. 5.1 input ? 2.1 output stereo mix-down is not supported. in this mode, the front-left and front-right inputs are passed to the front-left and front-right outputs. the lfe and the low-frequency contents of the front and surround inputs, may be optionally mixed and passed to the sub output. the surround, front centre and rear centre channel outputs are muted. 5.1 input ? 6.1 output the front and surround channel inputs are passed to the front and surround channel outputs. the lfe and the low-frequency contents of the front and surround inputs optionally, may be mixed and passed to the sub output. the rc out channel is obtained from the surround channels according to the equation: rc out = (sl in + sr in)/2 5.1 input ? 5.1 output the front and surround channel inputs are passed to the front and surround channel outputs. the lfe and the low-frequency contents of the front and surround inputs, may be optionally mixed and passed to the sub output. the rear-centre channel is muted. 6.1 input ? 2.1 output stereo mix-down is not supported. the front-left and front-right inputs are passed to the front- left and front-right outputs. the lfe and the low-frequency contents of the front, surround and rear-centre inputs are optionally mixed and passed to the sub output. the surround, front centre and rear centre channel outputs are muted. 6.1 input ? 5.1 output the front channel inputs are passed to the front channel outputs. the lfe and the low-frequency contents of the front, surround and rear-centre inputs, may be optionally mixed and passed to the sub output. the rc in channel is mixed into the sl out and sr out output channels according to the equations: sl out = (sl in + rc in)/2, sr out = (sr in + rc in)/2 the rear-centre output channel is muted. 6.1 input ?6.1 output the front and surround channel inputs are passed to the front and surround channel outputs. the lfe and the low-frequency contents of the front, surround and rear-centre inputs, may be optionally mixed and passed to the sub output. the rc out channel is obtained from either rl in or rr in (dependent on setting of register bit rcfg). 7.1 input ? 2.1 output stereo mix-down is not supported. the front-left and front-right inputs are passed to the front- left and front-right outputs. the lfe and the low-frequency contents of the front, surround and rear inputs, may be optionally mixed and passed to the sub output. the surround, front centre and rear centre channels are muted. 7.1 input ? 5.1 output the front channel inputs are passed to the front channel outputs. the lfe and the low- frequency contents of the front, surround and rear inputs, may be optionally mixed and passed to the sub output. the rl in and rl out channels are mixed into the sl out and sr out channels according to the equations: sl out = (sl in + rl in)/2, sr out = (sr in + rr in)/2 the rear-centre output channel is muted.
product preview wm8608 w pp rev 1.5 march 2004 29 7.1 input ?6.1 output the front and surround channel inputs are passed to the front and surround channel outputs. the lfe and the low-frequency contents of the front, surround and rear inputs, may be optionally mixed and passed to the sub output. the rc out channel is obtained from: (rl in + rr in)/2 bass management the bass management function filters and combines the input signals to produce a low-pass filtered output for the sub-woofer channel and high-pass filtered outputs for the remaining channels. the filters have selectable cut-off frequencies to match different types of sub-woofer and satellite speakers. the filters are designed so that the cut-off frequencies for the high-pass and low-pass filters remain constant irrespective of the sampling frequency used. 1 st order filters are used for the low-pass and high-pass filters. lfe fc sub fr sl fl sr fc rc +10db + lp lp hp hp lp lp hp hp lp lp hp hp fl fr sl sr rc figure 20 bass management
wm8608 product preview w pp rev 1.5 march 2004 30 the high-pass filters pairs can be bypassed to allow full-range speakers to be used on any of the 3 main output channel pairs. the low-pass outputs from the front channels can also be disabled to provide stereo in ? stereo out capability when full range front speakers are used. the bass management also provides a selectable lfe boost of 10db via the lfeboost control bit. this is to compensate for the standard practise of recording the lfe channel 10db down in the mix. additional gain-adjust is provided after this block (refer to page 33). register address bit label default description r13 (0dh) bass management filter 1:0 lphpco[1:0] 01 low-/high-pass cutoff frequency (-3db) 00 = 75hz 01 = 100hz 10 = 133hz 11 = 178hz 2 lfeboost 0 lfe boost enable 0 = boost disabled 1 = 10db boost enabled table 24 bass management filter register address bit label default description r14 (0eh) bass management 0 hpenf 1 front high-pass filter 0 = high-pass filter bypassed 1 = high-pass filter enabled filter bypass 1 hpens 1 surround high-pass filter 0 = high-pass filter bypassed 1 = high-pass filter enabled 2 hpenc 1 front centre and rear centre high-pass filter 0 = high-pass filter bypassed 1 = high-pass filter enabled 3 lpenf 1 front low-pass filter enable 0 = low-pass filter output disabled 1 = low-pass filter output enabled 4 lpens 1 surround low-pass filter enable 0 = low-pass filter output disabled 1 = low-pass filter output enabled 5 lpenc 1 front centre and rear centre low-pass filter enable 0 = low-pass filter output disabled 1 = low-pass filter output enabled table 25 bass management filter bypass
product preview wm8608 w pp rev 1.5 march 2004 31 graphic equaliser the wm8608 has a 4-band graphic equaliser on the front three channels. the three upper bands are controlled via registers (see table 26, table 27, table 28 and table 29). the lowest band is controlled via the subwoofer volume control (see vols in table 32). the function has selectable cut- off frequencies which are independent of sample rate. the boost/cut for the upper three bands is controllable in 1.5db steps from -6db to +9db via the eqb control bits. the front-left and front-right controls are tied together, whilst the front-centre controls can be independently adjusted. register address bit label default description 3:0 eq1gf [3:0] 1111 (disabled) band 1 front-left/front-right gain 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable r15 (0fh) eq band 1 gain control 7:4 eq1gfc [7:4] 1111 (disabled) band 1 front-centre gain 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable table 26 eq band 1 gain control register address bit label default description 3:0 eq2gf [3:0] 1111 (disabled) band 2 front-left/front-right gain 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable r16 (10h) eq band 2 gain control 7:4 eq2gfc [7:4] 1111 (disabled) band 2 front-centre gain 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable table 27 eq band 2 gain control register address bit label default description 3:0 eq3gf [3:0] 1111 (disabled) band 3 front-left/front-right gain 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable r17 (11h) eq band 3 gain control 7:4 eq3gfc [7:4] 1111 (disabled) band 3 front-centre gain 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable table 28 eq band 3 gain control
wm8608 product preview w pp rev 1.5 march 2004 32 register address bit label default description 0 eq1cf 1 band 1 front-left/front right centre- frequency 0 = high cutoff (500hz) 1 = low cutoff (250hz) 1 eq1cfc 1 band 1 front-centre centre-frequency 0 = high cutoff (500hz) 1 = low cutoff (250hz) 2 eq2cf 1 band 2 front-left/front right centre- frequency 0 = high cutoff (2khz) 1 = low cutoff (1khz) 3 eq2cfc 1 band 2 front-centre centre-frequency 0 = high cutoff (2khz) 1 = low cutoff (1khz) 4 eq3cf 1 band 3 front-left/front right cutoff frequency 0 = high cutoff (8khz) 1 = low cutoff (4khz) r18 (12h) eq centre- frequency control 5 eq3cfc 1 band 3 front-centre cutoff frequency 0 = high cutoff (8khz) 1 = low cutoff (4khz) table 29 eq frequency control band 0 is controlled via the sub-woofer volume control register r11 as described in table 32. the functionality to add/subtract the boost/cut setting to the sub-woofer volume must be written into the software controller for the chip. the band 0 cutoff frequency can be changed using the corner frequency of the low-pass/high-pass filters as described in table 24. digital loudspeaker equaliser a loudspeaker equaliser is provided for the front three channels to compensate for high-frequency variations that can occur when loudspeakers of different impedances are used with different output filters in typical output stages. the equaliser has selectable cutoff frequencies which are independent of sample rate. the gain at 20khz is controllable in 0.5db steps from -1.5db to +2db via the lseq control bit. the settings are applied to all three front channels simultaneously. register address bit label default description 0 lsco 0 lseq filter characteristic 0 = high cutoff (15khz) 1 = low cutoff (10khz) r19 (13h) loudspeaker equaliser 3:1 lseq [2:0] 100 (disabled) high frequency equalisation 000 = +2db 001 = +1.5db 010 = +1db 011 = +0.5db 100 = disable 101 = -0.5db 110 = -1db 111 = -1.5db table 30 loudspeaker equaliser
product preview wm8608 w pp rev 1.5 march 2004 33 digital deemphasis the digital ?de-emphasis? is used to equalize pre-emphasised digital cd recordings. de-emphasis filtering is available on the front-left and front-right channels only, for sample rates of 32khz, 44.1khz and 48khz. the settings are applied to the two channels simultaneously. register address bit label default description r20 (14h) de-emphasis 0 deemp 0 de-emphasis control 0 = no de-emphasis 1 = de-emphasis enabled table 31 de-emphasis refer to figure 31, figure 32, figure 33, figure 34, figure 35 and figure 36 for details of the de- emphasis modes at different sample rates. note: using the de-emphasis filters for other sample rates as defined above will result in a frequency response error as shown in figure 32, figure 34 and figure 36. digital volume control the volume control allows the gain of each channel to be independently adjusted in 0.5db steps from -103.5db to +24db. when the dynamic peak compressor (see below) is enabled, gains of greater than 0db can be applied without digital clipping occurring. the volume control has a digital zero-cross circuit which minimises clicks during changing the volume. an update control bit is provided which allows the volume setting on each channel to be first stored in an intermediate latch, then afterwards applied simultaneously to all channels. if update=0, the volume value will be written to the pre-latch but not applied to the relevant channel. if update=1, all pre-latched values will be applied from the next input sample. the value of update itself is not latched. to prevent audible clicks, the volume control includes a ramp function which automatically ramps the volume in small steps between register updates. the ramp rate is 256db/s 5%. register address bit label default description 7:0 volfl[7:0] 10110001 (-15db) front-left volume in 0.5db steps. refer to table 14 r4 (04h) front-left volume 8 update 0 volume update 0 = store flvol in intermediate latch (no gain change) 1 = store and update all channel gains 7:0 volfr [7:0] 10110001 (-15db) front-right volume in 0.5db steps. refer to table 14 r5 (05h) front-right volume 8 update 0 volume update 0 = store frvol in intermediate latch (no gain change) 1 = store and update all channel gains 7:0 volsl [7:0] 10110001 (-15db) surround-left volume in 0.5db steps. refer to table 14 r6 (06h) surround-left volume 8 update 0 volume update 0 = store slvol in intermediate latch (no gain change) 1 = store and update all channel gains
wm8608 product preview w pp rev 1.5 march 2004 34 register address bit label default description 7:0 volsr [7:0] 10110001 (-15db) surround-right volume in 0.5db steps. refer to table 14 r7 (07h) surround- right volume 8 update 0 volume update 0 = store srvol in intermediate latch (no gain change) 1 = store and update all channel gains 7:0 volfc [7:0] 10110001 (-15db) front-centre volume in 0.5db steps. refer to table 14 r8 (08h) front-centre volume 8 update 0 update 0 = store fcvol in intermediate latch (no gain change) 1 = store and update all channel gains 7:0 volrc [7:0] 10110001 (-15db) rear-centre volume in 0.5db steps. refer to table 14 r9 (09h) rear-centre volume 8 update 0 update 0 = store rcvol in intermediate latch (no gain change) 1 = store and update all channel gains 7:0 vols [7:0] 10110001 (-15db) sub volume in 0.5db steps. refer to table 14 r10 (0ah) subwoofer volume 8 update 0 update 0 = store svol in intermediate latch (no gain change) 1 = store and update all channel gains table 32 volume control volxx[7:0] volume level 00(hex) - db (mute) 01(hex) -103db : : : : cf(hex) 0db : : : : fe(hex) +23.5db ff(hex) +24db table 33 volume control levels
product preview wm8608 w pp rev 1.5 march 2004 35 dual volume control setting the dvc register bit causes the volume settings to be applied in pairs. for example, the dvcf causes the front-left channel volume settings to be applied to both the front-left and front- right channels from the next audio input sample. no update to the vol registers is required for dvc to take effect. register address bit label default description 0 dvcf 0 dual volume control ? front channels: 0 : use volfr setting for front- right channel 1: apply volfl setting to front- right channel 1 dvcs 0 dual volume control ? surround channels: 0 : use volsr setting for surround-right channel 1: apply volsl setting to surround-right channel r11 (0bh) dual volume control 2 dvcc 0 dual volume control ? front centre and rear centre channels: 0 : use volrc setting for rear- centre channel 1: apply volfc setting to rear- centre channel table 34 dual volume control
wm8608 product preview w pp rev 1.5 march 2004 36 soft mute and auto-mute the wm8608 has a soft mute function set by the smute control bit. figure 21 shows the application and release of smute while a full amplitude sinusoid is being played at 48khz sampling rate. when smute (lower trace) is asserted, the output (upper trace) begins to decay exponentially from the dc level of the last input sample. the output will decay towards zero with a time constant of approximately 64 input samples. when smute is turned off, the output will restart almost immediately from the current input sample, thus possibly causing a pop sound. this function is disabled by default. figure 21 application and release of soft mute -2.5 -2 -1.5 -1 -0.5 0 0.5 1 1.5 0 0.001 0.002 0.003 0.004 0.005 0.006 time(s)
product preview wm8608 w pp rev 1.5 march 2004 37 an auto-mute function is provided that automatically mutes the output stage when a digital silence period is detected. digital silence is defined as a consecutive period of 1024 zero input samples at the output of the volume control. auto-mute will be removed as soon as the volume control output becomes non-zero. (please note that on the sub channel the noise level is greatly reduced, rather than complete digital silence.) to achieve digital silence, you can do one of the following: ? turn on auto-mute and set the volume control to zero. ? turn on auto-mute and input zero data on the serial data input pins with the bass management filters disabled. (page 29) ? turn on auto-mute and soft mute. the auto-mute operates independently across all channel pairs, and can be enabled or disabled on individual channel pairs. the mute features maximize the snr of the pwm amplifier system. soft-mute will only maximize the snr of channel pairs that have auto-mute enabled. register address bit label default description 0 smute 0 digital soft mute 0 = disable (signal active) 1= enable 1 amutef 1 front auto-mute 0 = disable 1 = enable 2 amutes 1 surround auto-mute 0 = disable 1 = enable 3 amutec 1 front centre and rear centre auto- mute 0 = disable 1 = enable r12 (0ch) mute 4 amutesb 1 subwoofer auto-mute 0 = disable 1 = enable table 35 mute dynamic peak compressor the wm8608 includes a dynamic peak compressor for each channel, which prevents the occurrence of digital clipping when gains in excess of 0db are applied. the compressor automatically adjusts the signal amplitude to allow headroom for the lfe boost, sub-woofer mixing, tone controls, loudspeaker equalisation and digital volume control. the compressor has a programmable limit threshold, programmable attack and decay time-constants, a frequency-dependent decay mode, and built-in zero-cross detect. the compressor can be configured either to operate independently on all channels (dual mono), or on linked channel-pairs (stereo), e.g. table 36. the following channels are paired together: front-left and front-right, surround-left and surround-right, front- centre and rear-centre. compressor threshold the compressor has a digital peak detector which tracks the maximum input signal level at the output of the volume control. with reference to figure 22, if this signal is below the threshold set by control bit thresh, the compressor operates transparently with no change to the signal level. however, if peak signal rises above the threshold, the gain through the compressor is modified so that the upper part of the curve is followed. this ensures that the output signal does not exceed 0db.
wm8608 product preview w pp rev 1.5 march 2004 38 attack and decay times the attack time-constant atk controls how fast the gain is reduced when the signal goes above the threshold. it is defined as the time taken for the gain to reduce by 6db. normally a short attack time- constant is used to prevent the signal clipping when a high-amplitude transient occurs. the decay time-constant dcy controls how fast the gain is increased when the signal begins to fall again. it is defined as the time taken for the gain to increase by 6db. normally, the decay time- constant is much longer than the attack time-constant, to prevent the input signal from entering repeated limiting cycles. the frequency-dependent decay feature automatically detects the input frequency and sets the decay time to decay slower for low frequency signals. this reduces low-frequency signal distortion by preserving the waveform of each input cycle, whilst allowing the compressor to respond quickly to high frequency transients. this feature is enabled via the fdep control bit. zero-cross the dynamic peak compressor has a zero cross detector to prevent gain changes introducing clicks in the signal. the zc is controlled by the same register r25 used in the volume control. 0db output level (db) peak input level [db] thresh [db] 0 -6 -12 +6 +12 -18 -24 -30 -36 -12 -18 -24 -30 -36 0db -6db -12db +6db +12db typical volume control setting figure 22 dynamic peak compressor characteristics register address bit label default description 0 plenf 1 front channel compressor enable 0 = disable 1 = enable 1 plens 1 surround channel compressor enable 0 = disable 1 = enable r21 (15h) front, surround, front centre and rear centre channel dynamic peak compressor 2 plenc 1 front centre and rear centre channel compressor enable 0 = disable 1 = enable table 36 front, surround, front centre and rear centre channel dynamic peak compressor (1)
product preview wm8608 w pp rev 1.5 march 2004 39 register address bit label default description r22 (16h) front, surround, front centre and rear centre channel dynamic peak compressor 2:0 atk[2:0] 010 front, surround, front centre and rear centre channel attack rate 000 = 170s 001 = 330s 010 = 670s 011 = 1.33ms 100 = 2.67ms 101 = 5.33ms 110 = 10.7ms 111 = 20.1ms 5:3 dcy[2:0] 011 front, surround, front centre and rear centre channel decay rate 000 = 340ms 001 = 680ms 010 = 1.36s 011 = 2.73s 100 = 5,46s 101, 110, 111 = 10.9s 7:6 thresh[1:0] 11 front, surround, front centre and rear centre channel compressor thresholds 00 = -12db 01 = -9db 10 = -6db 11 = -3db 8 fdep 0 frequency-dependent decay 0 = disable 1 = enable table 37 front, surround, front centre and rear centre channel dynamic peak compressor (2) note: the dynamic peak compressors can be enabled independently for each channel pair (e.g. fl/fr, sl/sr). all channels use the same characteristics (e.g. attack rate). register address bit label default description r23 (17h) sub channel dynamic peak compressor 0 plensub 1 sub channel compressor enable 0 = disable 1 = enable table 38 subwoofer channel dynamic peak compressor (1)
wm8608 product preview w pp rev 1.5 march 2004 40 register address bit label default description 2:0 atk[2:0] 010 sub channel attack rate 000 = 170s 001 = 330s 010 = 670s 011 = 1.33ms 100 = 2.67ms 101 = 5.33ms 110 = 10.7ms 111 = 20.1ms 5:3 dcy[2:0] 011 sub channel decay rate 000 = 340ms 001 = 680ms 010 = 1.36s 011 = 2.73s 100 = 5,46s 101, 110, 111 = 10.9s 7:6 thresh[1:0] 11 sub channel compressor thresholds 00 = -12db 01 = -9db 10 = -6db 11 = -3db r24 (18h) sub channel dynamic peak compressor 8 fdep 0 frequency-dependent decay 0 = disable 1 = enable table 39 subwoofer channel dynamic peak compressor (2)
product preview wm8608 w pp rev 1.5 march 2004 41 zero-cross detect the dynamic peak compressor has a zero-cross detect that minimises clicks during gain changes. the zero-cross detect can be enabled/disabled in channel-pairs. the zero-cross has a timeout feature which ensures that the volume will change even if the input has a large dc offset. once a new gain has been requested from the dynamic peak compressor, the zero-cross detector will wait for a zero-cross for 25 to 50 ms before applying the gain change. note that the zero-cross settings programmed here also apply to the dynamic peak compressor. register address bit label default description 0 zcf 1 zero-cross enable ? front channels: 0 : disable zero-cross 1: enable zero-cross 1 zcs 1 zero-cross enable ? surround channels: 0 : disable zero-cross 1: enable zero-cross 2 zcc 1 zero-cross enable ? front centre and rear centre channels: 0 : disable zero-cross 1: enable zero-cross 3 zcsub 1 zero-cross enable ? sub channel: 0 : disable zero-cross 1: enable zero-cross r25 (19h) volume control zero- cross 4 zct 1 zero cross timeout enable: 0 : disable zero-cross timeout 1: enable zero-cross timeout table 40 volume control zero-cross interpolation filters the wm8608 uses two types of interpolation filters, selected according to sampling frequency, as shown in table 40. sampling frequency filter type interpolation main channels main channels sub 32khz 0 12x 6x 44.1khz 0 8x 4x 48khz 0 8x 4x 88.2khz 0 4x 2x 96khz 0 4x 2x 176.4khz 1 2x 1x 192khz 1 2x 1x table 41 interpolation filter types note: if the subwoofer channel is redirected into the rear centre (rc) channel the main channel characteristics apply. filter type 0 parameter symbol test conditions min typ max unit filter passband 0.05 db 0.454 f s stopband -3db 0.484 f s passband ripple 0.05 db stopband attenuation f > 0.546fs -60 db group delay 23 samples table 42 digital filter 0 characteristics
wm8608 product preview w pp rev 1.5 march 2004 42 filter type 1 parameter symbol test conditions min typ max unit filter passband 0.242 f s stopband 0.723 f s passband ripple 0.05 db stopband attenuation -60 db group delay 6 samples table 43 digital filter 1 characteristics the subwoofer filter characteristic is defined in table 44 filter type subwoofer parameter symbol test conditions -0.1db -3db unit sample rate 32k 2.0 10.7 khz 44k1 2.7 14.5 khz 48k 3.0 15.8 khz 88k2 6.1 32.1 khz 96k 6.8 34.9 khz 176k * * khz 192k * * khz table 44 subwoofer filter characteristic note: * indicates no interpolation filters pcm to pwm converter the pcm to pwm converter converters the pulse-code modulated (pcm) signal into a highly linear pulse-width modulated (pwm) signal. table 45 defines the pulse repetition frequency, (prf), output clock rate (obclk) and minimum pulse width for each supported sampling frequency. t pwm p t pwm p t pwmm t pwmm t obclk figure 23 pcm to pwm converter
product preview wm8608 w pp rev 1.5 march 2004 43 the prf frequency (t pwmp ) of the sub-woofer channel is half of the frequency defined in table 45 in order to reduce power dissipation in the output stage. prf (1/t pwmp ) main channel sub output bitclock frequency (1/t obclk ) minimum pulse width (t pwmm ) sampling frequency [khz] [khz] [mhz] [ns] 32khz 384 192 98.304 122 44.1khz 352.8 176.4 90.3168 133 48khz 384 192 98.304 122 88.2khz 352.8 176.4 90.3168 133 96khz 384 192 98.304 122 176.4khz 352.8 176.4 90.3168 133 192khz 384 192 98.304 122 table 45 output bitclock frequency notes: 1. the correct output bitclock frequency (t obclk ) is generated by the built-in pll of the wm8608 device. the incoming clock must meet the jitter specification defined in table 3. output phase the phase control word determines whether the output of each channel is non-inverted or inverted. register address bit label default description bit channel phase 0 fl 1 = invert 1 fr 1 = invert 2 sl 1 = invert 3 sr 1 = invert 4 fc 1 = invert 5 rc 1 = invert r26 (1ah) output phase 6:0 ph[6:0] 0000000 6 sub 1 = invert table 46 phase
wm8608 product preview w pp rev 1.5 march 2004 44 pwm output configuration two different pwm output formats are supported. these are: ? cmos or lvds ? tri-state outputs to support power-down. the pwm output format can be defined with the lvds and pwmcfg setting defined in table 47. register address bit label default description 0 lvds 0 output pad configuration 0 = cmos 1 = lvds 2:1 pwmcfg [1:0] 00 pwm output state for lvds=0 when output disabled or in standby mode: 01 = all pwm outputs high 00 = all pwm outputs low 10, 11 = high impedance for lvds=1 when output disabled or in standby mode, the output state is high impedance. 3 pwmph 1 pwm output phase 0 = pwm outputs in phase 1 = pwm outputs phase shifted to each other r27 (1bh) pwm output configuration 7 pwmclk 0 pwm output clock 0 = disabled 1 = enabled table 47 pwm output configuration output configuration if required the wm8608 device can be disabled in a system by setting the tri bit as defined in table 48. setting the tri bit will set all output pins of the device to high impedance. register address bit label default description r28 (1ch) output configuration 0 tri 0 output pins mode 0 = normal 1 = high impedance table 48 output configuration
product preview wm8608 w pp rev 1.5 march 2004 45 standby, output disable and reset modes standby setting the stdby register bit selects a low power mode, and immediately configures the output to produce an output defined in table 47 (pwmcfg). all trace of the previous input samples is removed, but all control register settings are preserved. output disable (opdis) pin and register (opdisr) the opdis pin is provided to immediately shutdown the outputs, primarily for their protection. this is useful for short-circuit or thermal protection. the opdis pin can be configured in 2 modes: ? synchronous ? latched in synchronous mode if opdis is high for longer than 100ns the outputs will be disabled. they will be enabled again at the end of a processing frame when opdis goes low for longer than 100ns. in latched mode if opdis is high for longer than 100ns, the outputs will be disabled and will remain off until opdis is reset via the control interface and the end of a processing frame is reached (table 50). the output disable register (opdisr) also allows the pwm outputs to be disabled via a register write. if opdisr is set the pwm outputs will be disabled at the end of the next processing frame and enabled if opdisr is reset at the end of the next processing frame. register address bit label default description 0 stdby 1 standby select: 0 : normal mode 1: standby mode 1 opdisr 0 output disable register 0: normal mode 1: pwm output disabled r29 (1dh) power down 2 mena 1 opdis mode 0 : synchronous 1: latched, reset via control i/f table 49 power down external application power-down (eapdb) pin the state of the output pin eapdb shows whether the device is disabled (i.e. opdis i nput pin active or stdby register set). eapdb state description 1 the device is operating correctly external application power down 0 (default) the outputs are disabled or the wm8608 device is in standby (default) mode table 50 eapdb pin
wm8608 product preview w pp rev 1.5 march 2004 46 reset the wm8608 device can be reset writing to the reset register as defined in table 51. register address bit label default description 0 rlena 0 writing 1 to bit 0 of the register will reset opdis r30 (1eh) reset all reset 0 writing all 1?s to the register will reset the device and register settings table 51 reset note: reset or rlena will be applied at the end of the register write and released at the beginning of the next register write. i.e. to reset the opdis register write 1 to bit 0 of the reset register and them write 0 to bit 0. external power supply clock the wm8608 device can generate a clock signal for an external psu (power supply unit) which is available at the clkpsu pin. clkpsu t pclkpsu t hclkpsu figure 24 external power supply clock register address bit label default description 0 enpsu 0 clkpsu enable 1: enabled 2:1 clkpsu[1:0] 00 clkpsu frequency 00: clkpsu = f prf 01: clkpsu = f prf /2 10: clkpsu = f prf /4 11: clkpsu = f prf /6 r31 (1fh) psu 4:3 dcypsu[1:0] 00 clkpsu duty cycle 00: t hclkpsu /t pclkpsu = 0.5 (50%) 01: t hclkpsu /t pclkpsu = 0.125 (12.5%) 10: t hclkpsu /t pclkpsu = 0.0625 (6.25%) 11: t hclkpsu /t pclkpsu = 0.03125 (3.125%) table 52 psu clock note: see table 45 for specification of f prf .
product preview wm8608 w pp rev 1.5 march 2004 47 register map the complete register map is shown below. the detailed description can be found in the relevant text of the device description. there are 32 registers with 9 bits per register. these can be controlled using the control interface. register address remarks bit[8] bit[7] bit[6] bit[5] bit[4] bit[3] bit[2] bit[1] bit[0] default page ref r0 (00h) 00_0000 clocking 0 0 0 0 0 clkdiv2 medge mpeg cmast 0_0000_0011 21 r1 (01h) 00_0001 sample rate 0 0 0 0 srdet sr 0_0001_0000 21 r2 (02h) 00_0010 audio if format bclkinv ms lrswap subswp lrp wl format 0_0000_1010 20 r3 (03h) 00_0011 input/output configuration 0 0 0 subcfg opcfg rccfg ipcfg 0_0001_1001 27 r4 (04h) 00_0100 front-left volume update volfl (front left) volume 0_1011_0001 33 r5 (05h) 00_0101 front-right volume update volfr (front right) volume 0_1011_0001 33 r6 (06h) 00_0110 surround-left volume update volsl (surround left) volume 0_1011_0001 33 r7 (07h) 00_0111 surround-right volume update volsr (surround right) volume 0_1011_0001 34 r8 (08h) 00_1000 front-centre volume update volfc (front centre) volume 0_1011_0001 34 r9 (09h) 00_1001 rear-centre volume update volrc (rear centre) volume 0_1011_0001 34 r10 (0ah) 00_1010 subwoofer volume update vols (subwoofer) volume 0_1011_0001 34 r11 (0bh) 00_1011 dual volume control 0 0 0 0 0 0 dvcc dvcs dvcf 0_0000_0000 35 r12 (0ch) 00_1100 mute 0 0 0 0 amutesb amutec amutes amutef smute 0_0001_1110 37 r13 (0dh) 00_1101 bass (1) 0 0 0 0 0 0 lfeboost lphpco 0_0000_0001 30 r14 (0eh) 00_1110 bass (2) 0 0 0 lpenc lpens lpenf hpenc hpens hpenf 0_0011_1111 30 r15 (0fh) 00_1111 eq band 1 gain control 0 eq1gfc eq1gf 0_1111_1111 31 r16 (10h) 01_0000 eq band 2 gain control 0 eq2gfc eq2gf 0_1111_1111 31 r17 (11h) 01_0001 eq band 3 gain control 0 eq3gfc eq3gf 0_1111_1111 31 r18 (12h) 01_0010 eq frequency control 0 0 0 eq3cfc eq3cf eq2cfc eq2cf eq1cfc eq1cf 0_0011_1111 32 r19(13h) 01_0011 speaker equaliser 0 0 0 0 0 lseq lsco 0_0000_1000 32 r20 (14h) 01_0100 deemphasis 0 0 0 0 0 0 0 0 deemph 0_0000_0000 33 r21 (15h) 01_0101 peak compressor f, s, c (1) 0 0 0 0 0 0 plenc plens plenf 0_0000_0111 38 r22 (16h) 01_0110 peak compressor f, s, c, (2) fdep thresh dcy atk 0_1101_1010 39 r23 (17h) 01_0111 peak compressor sub (1) 0 0 0 0 0 0 0 0 plensub 0_0000_0001 39 r24 (18h) 01_1000 peak compressor sub (2) fdep thresh dcy atk 0_1101_1010 40 r25 (19h) 01_1001 zero cross 0 0 0 0 zct zcsub zcc zcs zcf 0_0001_1111 41 r26 (1ah) 01_1010 output phase 0 0 ph 0_0000_0000 43 r27 (1bh) 01_1011 pwm output config 0 pwmclk 0 0 0 pwmph pwmcfg lvds 0_0000_1000 44 r28 (1ch) 01_1100 output config 0 0 0 0 0 0 0 0 tri 0_0000_0000 44 r29 (1dh) 01_1101 power down 0 0 0 0 0 0 mena opdisr stdby 0_0000_0101 45 r30 (1eh) 01_1110 reset 0 0 0 0 0 0 0 0 rlena 0_0000_0000 46 r31 (1fh) 01_1111 psu 0 0 0 0 dcypsu clkpsu enpsu 0_0000_0000 46 r32 (20h) 10_0000 synchroniser (1) 0 0 0 hold gmax gmin syncen 0_0001_0101 24 r33 (21h) 10_0001 synchroniser (2) 0 0 0 0 0 0 synto 0_0000_0100 24 table 53 register map description
wm8608 product preview w pp rev 1.5 march 2004 48 digital filter characteristics filter responses -80 -70 -60 -50 -40 -30 -20 -10 0 10 00.511.522.53 frequency (fs) response (db) figure 25 digital filter frequency response ? 32khz -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0.03 0.04 0.05 0 0.10.20.30.40.5 frequency (fs) response (db) figure 26 digital filter ripple ?32khz -80 -70 -60 -50 -40 -30 -20 -10 0 10 00.511.522.53 frequency (fs) response (db) figure 27 digital filter frequency response ? 44.1, 48 and 96khz -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0.03 0.04 0.05 0 0.10.20.30.40.5 frequency (fs) response (db) figure 28 digital filter ripple ?44.1, 48 and 96khz -80 -70 -60 -50 -40 -30 -20 -10 0 10 0 0.2 0.4 0.6 0.8 1 frequency (fs) response (db) figure 29 digital filter frequency response ? 176.4khz and 192khz -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0.03 0.04 0.05 0 0.10.20.30.40.5 frequency (fs) response (db) figure 30 digital filter ripple ? 176.4khz and 192khz
product preview wm8608 w pp rev 1.5 march 2004 49 digital de-emphasis characteristics -12 -10 -8 -6 -4 -2 0 0 2000 4000 6000 8000 10000 12000 14000 16000 frequency (hz) response (db) figure 31 de-emphasis frequency response (32khz) -6 -5 -4 -3 -2 -1 0 1 0 2000 4000 6000 8000 10000 12000 14000 16000 frequency (hz) response (db) figure 32 de-emphasis error (32khz) -12 -10 -8 -6 -4 -2 0 0 5000 10000 15000 20000 frequency (hz) res ponse (db) figure 33 de-emphasis frequency response (44.1khz) -6 -5 -4 -3 -2 -1 0 1 0 5000 10000 15000 20000 frequency (hz) response (db) figure 34 de-emphasis error (44.1khz) -12 -10 -8 -6 -4 -2 0 0 5000 10000 15000 20000 frequency (hz) response (db) figure 35 de-emphasis frequency response (48khz) -6 -5 -4 -3 -2 -1 0 1 0 5000 10000 15000 20000 frequency (hz) response (db) figure 36 de-emphasis error (48khz)
wm8608 product preview w pp rev 1.5 march 2004 50 application notes start-up the wm8608 per default is switched off and the pwm output pins are static high, to protect any external circuit. when the device has been properly initialized and the output configuration has been defined then the device can safely be switched on. a typical start-up sequence is show in figure 37. figure 37 wm8608 start-up
product preview wm8608 w pp rev 1.5 march 2004 51 power supply connections the wm8608 has got 3 individual power supplies. figure 38 shows how these power supplies are connected and used on the chip and package.
wm8608 product preview w pp rev 1.5 march 2004 52 figure 38 wm8608 power supply connections applications information recommended external components figure 39 wm8608 external component diagram recommended external components values component reference suggested value description y1 24.576 / 27.000mhz crystal (15pf load, 500w) c1, c2 22pf capacitor np0 0603 c3 4.7f capacitor y5v 0805 c4-c10 0.1f capacitor x7r 0603 table 54 external components description
product preview wm8608 w pp rev 1.5 march 2004 53 package dimensions notes: a. all linear dimensions are in millimeters. b. this drawing is subject to change without notice. c. body dimensions do not include mold flash or protrusion, not to exceed 0.25mm. d. meets jedec.95 ms-026, variation = abc. refer to this specification for further details. dm004.c ft: 48 pin tqfp (7 x 7 x 1.0 mm) symbols dimensions (mm) min nom max a ----- ----- 1.20 a 1 0.05 ----- 0.15 a 2 0.95 1.00 1.05 b 0.17 0.22 0.27 c 0.09 ----- 0.20 d 9.00 bsc d 1 7.00 bsc e 9.00 bsc e 1 7.00 bsc e 0.50 bsc l 0.45 0.60 0.75 0 o 3.5 o 7 o tolerances of form and position ccc 0.08 ref: jedec.95, ms-026 25 36 e b 12 1 d1 d e1 e 13 24 37 48 a a2 a1 seating plane ccc c -c- c l
wm8608 product preview w pp rev 1.5 march 2004 54 important notice wolfson microelectronics plc (wm) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current. all products are sold subject to the wm terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. wm warrants performance of its products to the specifications applicable at the time of sale in accordance with wm?s standard warranty. testing and other quality control techniques are utilised to the extent wm deems necessary to support this warranty. specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. in order to minimise risks associated with customer applications, adequate design and operating safeguards must be used by the customer to minimise inherent or procedural hazards. wolfson products are not authorised for use as critical components in life support devices or systems without the express written approval of an officer of the company. life support devices or systems are devices or systems that are intended for surgical implant into the body, or support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided, can be reasonably expected to result in a significant injury to the user. a critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. wm assumes no liability for applications assistance or customer product design. wm does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of wm covering or relating to any combination, machine, or process in which such products or services might be or are used. wm?s publication of information regarding any third party?s products or services does not constitute wm?s approval, license, warranty or endorsement thereof. reproduction of information from the wm web site or datasheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. representation or reproduction of this information with alteration voids all warranties provided for an associated wm product or service, is an unfair and deceptive business practice, and wm is not responsible nor liable for any such use. resale of wm?s products or services with statements different from or beyond the parameters stated by wm for that product or service voids all express and any implied warranties for the associated wm product or service, is an unfair and deceptive business practice, and wm is not responsible nor liable for any such use. address: wolfson microelectronics plc 26 westfield road edinburgh eh11 2qb united kingdom tel :: +44 (0)131 272 7000 fax :: +44 (0)131 272 7001 email :: sales@wolfsonmicro.com


▲Up To Search▲   

 
Price & Availability of WM8608EFTV

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X